### (19) World Intellectual Property Organization International Bureau





## (43) International Publication Date 16 January 2003 (16.01.2003)

### **PCT**

# (10) International Publication Number WO 03/005211 A2

(51) International Patent Classification<sup>7</sup>: G06F 13/00

(21) International Application Number: PCT/IB02/02301

**(22) International Filing Date:** 14 June 2002 (14.06.2002)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:

09/895,921 29 June 2001 (29.06.2001) US

(71) Applicant: KONINKLIJKE PHILIPS ELECTRON-ICS N.V. [NL/NL]; Groenewoudseweg 1, NL-5621 BA Eindhoven (NL).

(72) Inventors: DESHPANDE, Amrita; Internationaal Octrooibureau B.V., Prof. Holstlaan 6, NL-5656 AA Eindhoven (NL). ANDREWS, H., Paul; Internationaal

Octrooibureau B.V., Prof. Holstlaan 6, NL-5656 AA Eindhoven (NL).

- (74) Agent: DUIJVESTIJN, Adrianus, J.; Internationaal Octrooibureau B.V., Prof. Holstlaan 6, NL-5656 AA Eindhoven (NL).
- (81) Designated States (national): CN, JP, KR.
- (84) Designated States (regional): European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR).

#### **Published:**

 without international search report and to be republished upon receipt of that report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

(54) Title: GENERALIZED I2C SLAVE TRANSMITTER/RECEIVER STATE MACHINE





(57) Abstract: A robust state machine is provided for controlling a slave interface to an I2C-bus. The state machine is configured to enforce the slave-device-protocol of the I2C specification, and to provide recovery from anomalous master-device behavior. In accordance with this invention, the state transitions of the state machine at the slave-device are controlled by the master-device's control of the SCL line of the I2C-bus, except if a START condition is detected. The state machine is configured to asynchronously respond to a START condition on the I2C-bus, regardless of its current state, to force the state machine to a known state. In the known state following the START condition, the slave-device terminates any transmissions to the I2C-bus, thereby minimizing subsequent interference on the bus.



WO 03/005211 A2

Generalized I<sup>2</sup>C slave transmitter/receiver state machine

5

10

15

20

This invention relates to the field of data communication systems, and in particular to a device and method for facilitating communications via an  $I^2C$  bus.

The Inter Integrated Circuit (I<sup>2</sup>C) bus developed by Philips allows integrated circuits to communicate directly with each other via a simple bi-directional 2-wire (plus ground) bus. A device connects to each of the two wires on the bus, one (SDA) for the communication of data, and the other (SCL) for the control and synchronization of the communication of data between the devices. Each device is connected in parallel to each of the other devices, and each of the bus lines, SDA and SCL, function as a wired-AND of all the lines on the bus. The output of each device is configured as an open-collector/open-drain device, and one or more pull-up resistors maintain a 'soft' logic high value on the bus while the bus is in the quiescent state. When a device desires access to the bus, the device pulls the bus to a logic low value, via the open-collector/open-drain device that is placed in a conductive state to ground potential.

Each device that is connected to an I<sup>2</sup>C bus is identifiable by a unique address, and can operate as either a transmitter or a receiver, or both. Data transfers are effected using a master-slave protocol. A master is a device that initiates a data transfer and generates the clock signals to permit the transfer; any device that is addressed is considered a slave for this transfer. The data transfer can be initiated by a master to either transmit data to the slave (write), or to request data from the slave (read). A particular device can be capable of operating as either a master, a slave, or both. For example, an output device, such as a display screen, is typically not able to initiate a data transfer, and therefore would be configured to only operate as a slave device. A microprocessor, on the other hand, will typically be configured to operate as either a master or a slave, as the situation demands.

In a quiescent state, both the SDA and SCL bus lines are in the logic-high state

("high"). A master initiates a data transfer by asserting a transition to a logic-low state

("low") on the SDA line while the SCL line is high; this is termed a START condition.

Thereafter, the master toggles the SCL line to control the synchronization of the data transfer; data value changes occur on the SDA line when the SCL clock is low, and the state of the SDA line is considered valid only when the SCL clock is high. Multiple STARTs can be

5

10

15

20

25

30

2

asserted to effect a series of data transfers within the same transfer session. Generally, each data transfer requires an acknowledgement from the addressed recipient of the data transfer. To terminate the data transfer, the host asserts a low-to-high transition on the SDA line while the SCL clock is high; this is termed a STOP condition. Thereafter, any device may assume control of the bus as a master by asserting a high-to-low transition on the SDA line, as above. Note that, for ease of reference, the term assert is used herein for effecting, or attempting to effect, the specified logic state. In the example of a transition to a logic-high state, this is typically provided by a release of the bus from a forced pull-down state by the asserting device. This assertion of a logic-high state allows the aforementioned pull-up devices on the bus to bring the bus to a logic-high state, unless another device is also forcing the pull-down state.

The general format of an I<sup>2</sup>C data transfer is illustrated in FIG. 1, which illustrates the signals on an SDA line and an SCL line forming the  $I^2C$  bus. A START condition (S) is illustrated at 110, corresponding to high-to-low transition of the signal on the SDA line while the SCL line is high. After the START, the host transmits an address 120, nominally seven bits, followed by a read/write-not indicator 130. After transmitting the address 120 and the direction of data transfer (R/W-) 130, the host releases the SDA line, allowing it to rise to a logic-high level. If a slave device recognizes its address, the slave device transmits an acknowledge signal (ACK) 140 by pulling the bus low. The absence of a low signal when the host releases the SDA line, therefore, indicates a non-acknowledgement (NAK). If the address 120 is acknowledged, via a low at 140, the transmitting device transmits the data 150. If the direction of data transfer is a "read" relative to the host, then the slave device is the transmitting device; if the direction is a "write" relative to the host, then the master device is the transmitting device. The transmitting device releases control of the SDA line, and the receiving device acknowledges the receipt of the data 150 by asserting a logic-low value on the SDA line, at 160. If the data is acknowledged, the transmitter sends additional data 170. This process continues until the entirety of the data is communicated, or until a transmitted data item is not-acknowledged, as indicated at 180. The master can subsequently reassert a START signal (not illustrated), and repeat the process above, or, can assert a STOP signal (P) 190 to terminate this data-transfer session.

The above interface protocol can be implemented in a variety of ways. To minimize the development time for programming or designing an I<sup>2</sup>C interface, a variety of general-purpose interface schemes have been published. "DESIGN OF A BEHAVORIAL (REGISTER TRANSFER LEVEL, RTL) MODEL OF THE INTER-INTEGRATED

3

CIRCUIT OR I<sup>2</sup>C-BUS MASTER-SLAVE INTERFACE", Master's Thesis of Amrita Deshpande, University of New Mexico, 1999, discloses an I<sup>2</sup>C master interface and slave interface that is intended to be embodied in an I<sup>2</sup>C device, and is incorporated by reference herein. By providing a verified I<sup>2</sup>C interface, system designers need not address the details of the I<sup>2</sup>C specification and protocol. Both the master and the slave interfaces of this thesis are state-machine based.

5

10

15

20

25

30

A state-diagram 200 corresponding to the I<sup>2</sup>C slave protocol of the referenced thesis is illustrated in FIG. 2. The state diagram 200 comprises six states, A-F, and state transitions are effected on the active edge (0-to-1 transition) of the SCL clock signal from the master. That is, in accordance with the I<sup>2</sup>C specification, the master controls the sequence and synchronization of operations on the bus by controlling the SCL clock line. A slave device must operate in synchronization with the master device, such that transitions on the SDA line only occur while the SCL line is low, and such that valid data is present on the SDA line for the duration of the high state on the SCL line.

A reset signal, typically a power-on reset, brings the interface to state A, the idle state. When a START condition is detected, the interface enters state B, where it receives the aforementioned (FIG. 1) address 120 and data-direction 130 information from the host. If the received slave address does not match the address associated with the particular interface 200, the interface returns to the idle state A. If the data-direction 130 is read, the interface enters state C; otherwise, if the data-direction 130 is write, the interface enters state E. When the interface enters state C or state E, it acknowledges the receipt of its address and the data-direction, and prepares the interface for the required read or write operation. As noted above, the read and write directions are relative to the master device. Therefore, at the slave device, a read corresponds to a request for the slave to transmit data to the master for reading, and a write corresponds to a request for the slave to receive data written from the master.

In state C, the data that is to be transmitted to the master is loaded, and the interface transitions to state D, wherein it transmits the loaded data to the master. If the master acknowledges the receipt of the data, the interface re-enters state C; otherwise, it reenters state A and awaits another start condition. Generally, the master controls the amount of data received by communicating a not-acknowledged (NAK) signal to the slave when the last desired data element is received, thereby returning the slave to the idle state, A.

In state E, the location at which the received data is to be stored is cleared, and the interface transitions to state F, wherein it receives the data from the master. After receiving each data item, the interface sends an acknowledge signal, and transitions back to

4

state E to receive the next data item. If the slave device is unable to receive the data from the master, it asserts a non-acknowledged signal to the master, thereby terminating the current data-transfer session, and transitions back to the idle state A. If the master asserts another START condition, the interface returns to state B; otherwise, if the master asserts a STOP condition, the interface returns to the idle state A, to await the next START condition.

5

10

15

20

25

30

The prior art state diagram 200 implements the I<sup>2</sup>C-bus specification, and therefore can provide a standard interface for an I<sup>2</sup>C device by providing a state machine that embodies the state diagram 200. The functional element of the I<sup>2</sup>C device, such as a processor, a memory element, a display device, etc., need only provide the data that is to be transmitted, at state C, to the state machine, or provide a memory space for receiving the data that is to be received, at state E, to the state machine. In this manner, the designer of a functional element of the I<sup>2</sup>C device need not be concerned with the details of implementing an interface to the I<sup>2</sup>C-bus. For ease of reference, the term state machine 200 is used hereinafter to refer to a state machine that embodies the state diagram 200.

Although the prior art state machine 200 implements the I<sup>2</sup>C-bus specification, it has a number of limitations. As noted above, the I<sup>2</sup>C specification requires that the master device control the timing on the I<sup>2</sup>C-bus. A well-behaved master in an ideal environment will effectively control the state machine 200 in a slave device to effect the I<sup>2</sup>C-bus interface, but a poorly-behaved master, or a non-ideal environment, has the potential of locking-up or otherwise adversely affecting the operation of the prior art state machine 200, and potentially affecting the operation of the entire I<sup>2</sup>C-bus. For example, if a master ceases to toggle the SCL line, due to a problem in the master, or an unintentional disconnect, while the state machine 200 is in state D, the transmit-data state, the state machine 200 will remain in state D. When another master initiates a new transfer session, via the assertion of a START condition, and then toggles the SCL line, the state machine 200 will merely continue where it left off in state D, and will transmit its next bit while the other master is transmitting the address of the intended slave of its transfer session. Thereafter, the state of the I2C-bus, the state of the state machine 200, and the state of the other master will be indeterminate. The other master will likely recognize the interference and "back-off", but when it, or yet another master, attempts to communicate after asserting another START signal, the problem will recur. The problem continues until the state machine 200 transmits all of the data bits of its current data byte, then detects a high state on the SDA line at the next active SCL period, and returns to the idle state A. If the state machine detects a low value on the SDA line at the next active SCL period following the transmission of its last data bit, it will interpret this as an

WO 03/005211

acknowledge-signal, will re-enter state C, load the next byte, and continue to transmit each of the bits of this new byte at each SCL transition. Other scenarios of potential problems can be formulated for other occurrences of anomalies on the SCL line while the state machine 200 is in other states, as well.

It is an object of this invention to provide an apparatus and method for robustly controlling an interface to an I<sup>2</sup>C-bus. It is a further object of this invention to provide an apparatus and method for avoiding inappropriate and/or interfering transmissions on an I<sup>2</sup>C bus. It is a further object of this invention to provide a recovery mechanism for a slave device on an I<sup>2</sup>C bus after anomalous master-device behavior.

These objects and others are achieved by providing a robust state machine that controls an I<sup>2</sup>C-bus interface. The state machine is configured to enforce the slave-device-protocol of the I<sup>2</sup>C specification, and to provide recovery from anomalous master-device behavior. In accordance with this invention, the state transitions of the state machine at the slave-device are controlled by the master-device's control of the SCL line of the I<sup>2</sup>C-bus, except if a START condition is detected. The state machine is configured to asynchronously respond to a START condition on the I<sup>2</sup>C-bus, regardless of its current state, to force the state machine to a known state. In the known state following the START condition, the slave-device terminates any transmissions to the I<sup>2</sup>C-bus, thereby minimizing subsequent interference on the bus.

20

25

30

5

10

15

The invention is explained in further detail, and by way of example, with reference to the accompanying drawings wherein:

Fig. 1 illustrates an example timing diagram of a data transfer via an I<sup>2</sup>C-bus, as is common in the art.

Fig. 2 illustrates an example state diagram of a prior art state machine that facilitates data transfer via an I<sup>2</sup>C bus.

Fig. 3 illustrates an example state diagram of a state machine that facilitates data transfer via an I<sup>2</sup>C bus in accordance with this invention.

Fig. 4 illustrates an example configuration of I<sup>2</sup>C devices that include a state machine that facilitates data transfer via an I<sup>2</sup>C bus in accordance with this invention.

6

Throughout the drawings, the same reference numerals and state identifiers indicate similar or corresponding features or functions.

Fig. 3 illustrates an example state diagram of a state machine 300 that facilitates data transfer via an I<sup>2</sup>C bus in accordance with this invention. This state machine 300 includes similar states A-F to the state machine 200 of FIG. 2, and also includes a distinct start state G. State transitions are controlled by the SCL clock signal from a master device, except as noted below.

5

10

15

20

25

30

In accordance with this invention, the start state G is distinctly different from the idle state A, and distinctly different from the address state B of the prior art state machine 200. The start state G is entered, asynchronously, from any other state, whenever a START condition is detected on the I<sup>2</sup>C-bus. That is, although the state machine 300 is controlled by the clocking of the SCL line, the occurrence of a START condition overrides this control.

In the normal operation of the I<sup>2</sup>C-bus, the START condition only occurs while the state machine is in the idle state A. However, by providing for the possibility of anomalous behavior by the master-device, noise-induced transitions on the I<sup>2</sup>C bus, and other anomalies, and allowing for the abnormal occurrence of a START condition while the state machine 300 is in a different state than idle state A, the state machine 300 provides for rapid recovery from the effects of such anomalies. Further, by causing this transition to the start state G to be asynchronous, the recovery of the state machine 300 to a known state is effected independent of the master-device's clocking signal on the SCL line.

As is common in the art, a state machine includes a storage element, typically a D-flip-flop, for each bit of the encoding of the current state. An asynchronous setting of the storage elements to a known state is effected, for example, by connecting a signal corresponding to the detection of the START condition to the appropriate asynchronous SET or RESET inputs of each storage element. The detection of the START condition, the occurrence of a high-to-low transition on the SDA line while the SCL line is high, can be provided by a negative-edge triggered flip-flop having the SDA line as the clocking input, and the SCL line as the data input. In normal and proper non-START I<sup>2</sup>C operations, transitions of the SDA line occur only while the SCL line is low, and this START condition detector will continually provide a low output.

Table 1 illustrates the operation of the state machine 300 in accordance with this invention. As illustrated, each of the states A-F includes a Start\* input condition that produces a next state of G, the start state. The asterisk indicates that this input condition

7

provides an immediate, asynchronous, transfer to the next state, independent of the clock signal that controls the state machine state transfers.

In a preferred embodiment of this invention, the encoded values associated with the states A-G are encoded using a Gray-code, such that, except during the asynchronous transfer to state G, each state transition includes a change of only one bit in the 5 state value. For example, state B is encoded as 0100. Valid transitions from state B include transitions to states A, C, or E. State A is encoded as 0000, which differs from state B by the value of the second most significant bit (MSB, reading left-to-right); state C is encoded as 1100, which differs from state B by the value of the first MSB; and state E is encoded as 10 0110, which differs from state B by the value of the third MSB. By limiting the simultaneous number of changing bit values, intermediate transition state values are not produced, thereby avoiding erroneous state changes. For example, if State C had been encoded as 1110, which differs from state B (0100) by the first and third MSBs, a transition from B 0100 to 1110 could provide a transient state value of 1100 if the first MSB transition occurs before the third MSB transition, or a transient state value of 0110 if the first MSB transition occurs after 15 the third MSB transition. A set of seven four-bit values that provides this Gray-code encoding is illustrated in Table 1. As is known in the art, simple inversions and permutations of the given encoded values are equivalent Gray-codes.

| Table | 1     |                |                 |               |                       |
|-------|-------|----------------|-----------------|---------------|-----------------------|
| State | Value | Title          | Input           | Next<br>State | Action                |
| A     | 0000  | Idle           | Start*          | G             |                       |
| В     | 0100  | Accept Address | <8 bits         | В             |                       |
|       |       |                | Valid & Read    | C             | Send ACK              |
|       |       |                | Valid & Write   | E             | Send ACK              |
|       |       |                | Address Invalid | A             |                       |
|       |       |                | Stop*/Reset*    | A             |                       |
|       |       |                | Start*          | G             |                       |
| С     | 1100  | Load Data      | (null)          | D             | Load Data from Memory |
|       |       |                | Stop*/Reset*    | A             |                       |
|       |       |                | Start*          | G             |                       |
| D     | 1000  | Send Data      | <8 bits         | D             | Send Data bit         |
|       |       |                | ACK from Master | C             |                       |
|       |       |                | NAK from Master | A             |                       |
|       |       |                | Stop*/Reset*    | A             |                       |
|       |       |                | Start*          | G             |                       |
| E     | 0110  | Clear Data     | (null)          | F             | Clear Memory for Data |
|       |       |                | Stop*/Reset*    | A             |                       |
|       |       |                | Start*          | G             |                       |
| F     | 0010  | Accept Data    | <8 bits         | F             | Store Data in Memory  |
|       |       |                | =8 bits         | E             | Send ACK              |
|       |       |                | Receive Error   | A             | Send NAK              |
|       |       |                | Stop*/Reset*    | A             |                       |
|       |       |                | Start*          | G             |                       |
| G     | 0101  | Start          | (null)          | В             |                       |
|       |       |                | Stop*/Reset*    | A             |                       |

Fig. 4 illustrates an example configuration of  $I^2C$  devices 410-430 on an  $I^2C$ -bus, wherein at least one of the devices 410 includes an  $I^2C$ -bus interface 414 that include a state machine 300 in accordance with this invention. The  $I^2C$  devices 410-430 include a

5

9

functional element, such as a processor, memory element, display device, and so on, that provides and/or receives data to and from the I<sup>2</sup>C-bus 450. In accordance with this invention, an I<sup>2</sup>C interface 414 allows a functional element 412 to transfer data to and from the I<sup>2</sup>C-bus 450 by merely providing the data-out bytes that are to be transmitted to the I<sup>2</sup>C-bus 450, and/or providing memory for receiving data-in bytes from the bus 450. The interface 414 provides the embodiment of a communications scheme that conforms to the I<sup>2</sup>C specification, and specifically includes a slave-device interface that is controlled by a state machine 300, as presented above. Note that, by providing a verified interface to the I<sup>2</sup>C-bus, the designers of the functional elements 412 of I<sup>2</sup>C devices 410-430 need only provide the data-out bytes and memory for the data-in bytes, and are free of the details of the I<sup>2</sup>C communications protocol.

5

10

The foregoing merely illustrates the principles of the invention. It will thus be appreciated that those skilled in the art will be able to devise various arrangements which, although not explicitly described or shown herein, embody the principles of the invention and are thus within the spirit and scope of the following claims.

10

CLAIMS:

1. A device (410) comprising:

a function element (412) that is configured to provide or accept data to and from an  $I^2C$  bus (450), and

an interface (414), operably coupled to the function element (412) and the I<sup>2</sup>C bus (450), that is configured to facilitate communication of data between the function element (412) and the I<sup>2</sup>C bus (450);

the interface (414) comprising

a state machine (300) that is configured to control the interface (414) that includes:

a plurality of states including: an idle state (A), an address state (B), a loaddata state (C), a send-data state (D), a clear-data state (E), an accept-data state (F), and a start state (G);

wherein,

20

25

the state machine (300) is configured to:

asynchronously enter the start state (G) upon detection of a start signal on the I<sup>2</sup>C bus (450),

asynchronously enter the idle state (A) upon detection of a reset signal on the  $I^2C$  bus (450), and

upon receipt of each of a plurality of clock signals on the I<sup>2</sup>C bus (450):
enter the address state (B) if the state machine (300) is in the start state (G),
enter the load-data state (C) if the state machine (300) is in the address state
(B) and a read command is received from the I<sup>2</sup>C bus (450),

enter the send-data state (D) if the state machine (300) is in the load-data state (C),

enter the clear-data state (E) if the state machine (300) is in the address state (B) and a write command is received from the I<sup>2</sup>C bus (450), and enter the accept-data state (F) if the state machine (300) is in the clear-data state (E).

WO 03/005211

11

PCT/IB02/02301

2. The device (410) of claim 1, wherein the state machine (300) is further configured to:

assert an acknowledge signal whenever the state machine (300) enters the load-data state (C) or the clear-data state (E) from the address state (B).

5

20

3. The device (410) of claim 1, wherein the state machine (300) is further configured to:

enter the idle state (A) if the state machine (300) is in the send-data state (D) and an acknowledge signal is not received on the  $I^2C$  bus (450), and

- enter the idle state (A) if the state machine (300) is in the accept-data state (F) and data transfer on the  $I^2C$  bus (450) is complete.
  - 4. The device (410) of claim 3, wherein the state machine (300) is further configured to:
- assert a non-acknowledge signal whenever the state machine (300) enters the idle state (A) from the accept-data state (F).
  - 5. The device (410) of claim 1, wherein the state machine (300) is further configured to:
  - enter the idle state (A) if the state machine (300) is in the address state (B) and a received address does not correspond to an address associated with the device (410).
    - 6. The device (410) of claim 1, wherein the state machine (300) is further configured to:
- enter the load-data state (C) if the state machine (300) is in the send-data state (D) and a transmitted data item is acknowledged, and,

enter the clear-data state (E) if the state machine (300) is in the accept-data state (F) and a data item is received.

7. The device (410) of claim 1, wherein the plurality of function states are encoded as a set of bits, such that each state change upon receipt of the clock signal includes a change of a single bit of the set of bits.

(C),

|    | 8.                                                                                            | The device (410) of claim 1, wherein the plurality of function states are               |  |  |
|----|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|
|    | encoded as a set of bits, each bit having a first state, a, and a second state, b, such that: |                                                                                         |  |  |
|    |                                                                                               | the idle state (A) is encoded as aaaa,                                                  |  |  |
|    |                                                                                               | the address state (B) is encoded as abaa,                                               |  |  |
| 5  |                                                                                               | the load-data state (C) is encoded as bbaa,                                             |  |  |
|    |                                                                                               | the send-data state (D) is encoded as baaa,                                             |  |  |
|    |                                                                                               | the clear-data state (E) is encoded as abba,                                            |  |  |
|    |                                                                                               | the accept-data state (F) is encoded as aaba, and                                       |  |  |
|    |                                                                                               | the start state (G) is encoded as abab.                                                 |  |  |
| 10 |                                                                                               |                                                                                         |  |  |
|    | 9.                                                                                            | The device (410) of claim 1, wherein the state machine (300) is further                 |  |  |
|    | configured to                                                                                 |                                                                                         |  |  |
|    |                                                                                               | asynchronously enter the idle state (A) upon detection of a stop signal on the          |  |  |
|    | I <sup>2</sup> C bus (450).                                                                   |                                                                                         |  |  |
| 15 |                                                                                               |                                                                                         |  |  |
|    | 10.                                                                                           | An interface device (414) that is configured to facilitate communication via an         |  |  |
|    | I <sup>2</sup> C bus (450),                                                                   | comprising                                                                              |  |  |
|    |                                                                                               | a state machine (300) that is configured to control the interface device (414)          |  |  |
|    | that includes:                                                                                |                                                                                         |  |  |
| 20 |                                                                                               | a plurality of states including: an idle state (A), an address state (B), a load-       |  |  |
|    | data state (C),                                                                               | a send-data state (D), a clear-data state (E), an accept-data state (F), and a start    |  |  |
|    | state (G);                                                                                    |                                                                                         |  |  |
|    |                                                                                               | wherein,                                                                                |  |  |
|    |                                                                                               | the state machine (300) is configured to:                                               |  |  |
| 25 |                                                                                               | asynchronously enter the start state (G) upon detection of a start signal on the        |  |  |
|    | $I^2C$ bus (450),                                                                             |                                                                                         |  |  |
|    |                                                                                               | asynchronously enter the idle state (A) upon detection of a reset signal on the         |  |  |
|    | $I^2C$ bus (450),                                                                             |                                                                                         |  |  |
|    |                                                                                               | upon receipt of each of a plurality of clock signals on the I <sup>2</sup> C bus (450): |  |  |
| 30 |                                                                                               | enter the address state (B) if the state machine (300) is in the start state (G),       |  |  |
|    |                                                                                               | enter the load-data state (C) if the state machine (300) is in the address state        |  |  |
|    | (B) and a read                                                                                | command is received from the bus,                                                       |  |  |
|    |                                                                                               | enter the send-data state (D) if the state machine (300) is in the load-data state      |  |  |

13

enter the clear-data state (E) if the state machine (300) is in the address state (B) and a write command is received from the I<sup>2</sup>C bus (450), and enter the accept-data state (F) from the clear-data state (E).

5 11. The interface device (414) of claim 10, wherein the state machine (300) is further configured to:

10

- assert an acknowledge signal whenever the state machine (300) enters the load-data state (C) or the clear-data state (E) from the address state (B), and assert a no-acknowledge signal whenever the state machine (300) enters the idle state (A) from the accept-data state (F).
- 12. The interface device (414) of claim 10, wherein the state machine (300) is further configured to:
- enter the idle state (A) if the state machine (300) is in the send-data state (D) and an acknowledge signal is not received on the I<sup>2</sup>C bus (450),
  - enter the idle state (A) if the state machine (300) is in the accept-data state (F) and data transfer on the  $I^2C$  bus (450) is complete,
  - enter the idle state (A) if the state machine (300) is in the address state (B) when a received address is invalid,
- enter the load-data state (C) if the state machine (300) is in the send-data state (D) and a transmitted data item is acknowledged, and,
  - enter the clear-data state (E) if the state machine (300) is in the accept-data state (F) and a data item is received.
- 25 13. The interface device (414) of claim 10, wherein the plurality of function states are encoded as a set of bits, such that each state change upon receipt of the clock signal includes a change of a single bit of the set of bits.
- The interface device (414) of claim 10, wherein the plurality of function states are encoded as a set of bits, each bit having a first state, a, and a second state, b, such that:

  the idle state (A) is encoded as aaaa,
  the address state (B) is encoded as abaa,

the load-data state (C) is encoded as bbaa,

the send-data state (D) is encoded as baaa,

14

the clear-data state (E) is encoded as abba, the accept-data state (F) is encoded as aaba, and the start state (G) is encoded as abab.

- 5 15. The interface device (414) of claim 10, wherein the state machine (300) is further configured to asynchronously enter the idle state (A) upon detection of a stop signal on the I<sup>2</sup>C bus (450).
- 10 16. A method for facilitating communication on an I<sup>2</sup>C bus (450) via a state machine (300), comprising:

  asynchronously entering a start state (G) upon detection of a start signal on the I<sup>2</sup>C bus (450),

asynchronously entering an idle state (A) upon detection of a reset signal on the I<sup>2</sup>C bus (450), and

upon receipt of each of a plurality of clock signals on the  $I^2C$  bus (450): entering an address state (B) if the state machine (300) is in the start state (G),

entering a load-data state (C) if the state machine (300) is in the 20 address state (B) and a read command is received from the I<sup>2</sup>C bus (450),

entering a send-data state (D) if the state machine (300) is in the load-data state (C),

entering a clear-data state (E) if the state machine (300) is in the address state (B) and a write command is received from the bus, and

entering an accept-data state (F) if the state machine (300) is in the clear-data state (E).

- 17. The method of claim 16, wherein
  entering the load-data state (C) or the clear-data state (E) if the state machine
  30 (300) is in the address state (B) includes asserting an acknowledge signal, and
  entering the idle state (A) if the state machine (300) is in the accept-data state
  (F) includes asserting a no-acknowledge signal.
  - 18. The method of claim 16, further including:

25

15

entering the idle state (A) if the state machine (300) is in the send-data state (D) and an acknowledge signal is not received on the I<sup>2</sup>C bus (450),

entering the idle state (A) if the state machine (300) is in the accept-data state (F) and data transfer on the I<sup>2</sup>C bus (450) is complete,

entering the idle state (A) if the state machine (300) is in the address state (B) and a received address does not correspond to an address associated with the state machine (300),

5

10

entering the load-data state (C) if the state machine (300) is in the send-data state (D) and a transmitted data item is acknowledged, and,

entering the clear-data state (E) if the state machine (300) is in the accept-data state (F) and a data item is received.

19. The method of claim 16, further including asynchronously entering the idle state (A) upon detection of a stop signal on the I<sup>2</sup>C bus (450).



FIG. 2 (PRIOR ART)

